Cadence logo

DSP Or Serdes RTL Sr Principal Digital Design Engineer

CadenceSan Jose, CA

$154,000 - $286,000 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Career level
Senior-level
Remote
On-site
Compensation
$154,000-$286,000/year
Benefits
Health Insurance
Dental Insurance
Vision Insurance

Job Description

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

This is an opportunity to join a dynamic and growing team of engineers developing high-speed PMA layer IP for industry-standard protocols. The successful candidate will be a highly self-motivated and results-oriented member of a small team of engineers that can learn and improve existing digital flows. The candidate will primarily be responsible for front-end coding, scripting and developing flows at all phases of the digital design and functional verification. It is further expected that the candidate will be able to work as part of a small and focused team of engineers and will be able to collaborate successfully as needed with the digital, analog and application teams. Candidate should be willing to work full time in the San Jose office. A Cadence satellite office (if senior with extensive SerDes exp.) will be considered.

Position Requirements

This team is focused on DSP and/or High Speed Serdes. The ideal candidate will have at least 10 plus years of actual work experience in SerDes as well as a thorough understanding of the end-to-end digital design flow in order to accurately and efficiently collaborate with all members of the technical staff, both analog and digital, regarding overall project development progress and status. This includes but is not limited to:

  • Digital microarchitecture definition and documentation
  • RTL logic design, debug and functional verification
  • Strong background in DSP and algorithms is a plus.
  • Familiar with the PMA/PMD/PCS layers of the Ethernet protocol is a plus.
  • Understanding of digital architecture trade-offs for power, performance, and area
  • Understanding of proper handling of multiple asynchronous clock domains and their crossings
  • Understanding of Lint checks and proper resolution of errors
  • Understanding synthesis timing constraints, static timing analysis and constraint development
  • Understanding of fundamental physical design flows and stages
  • Understanding impacts of analog and mixed-signal design and verification on digital-on-top development flow.
  • Exhibit excellent communication skills and be self-motivated and well organized.
  • Experience with FPGA and/or emulation platform is a plus.
  • Firmware development of embedded microcontroller systems is a plus.

Substantial experience with Verilog is required, as are excellent logic and debug skills. Engineering expertise in mixed-signal IP development procedures and Ethernet connectivity protocol knowledge are also strongly preferred.

#LI-MA1

The annual salary range for California is $154,000 to $286,000. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

We're doing work that matters. Help us solve what others can't.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About DSP Or Serdes RTL Sr Principal Digital Design Engineer Jobs at Cadence

What is the work location for this position at Cadence?
This job at Cadence is located in San Jose, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Cadence?
Candidates can expect a pay range of $154,000 and $286,000 per year.
What employment applies to this position at Cadence?
Cadence lists this role as a Full-time position.
What experience level is required for this role at Cadence?
Cadence is looking for a candidate with "Senior-level" experience level.
What benefits are offered by Cadence for this role?
Cadence offers following benefits: Health Insurance, Dental Insurance, Vision Insurance, Paid Vacation, and 401k Matching/Retirement Savings for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Cadence?
You can apply for this role at Cadence either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.