Astera Labs logo

Design Verification Engineer, Staff

Astera LabsSan Jose, CA

$160,000 - $195,000 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Senior-level
Compensation
$160,000-$195,000/year

Job Description

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, NVLink, PCIe, and UALink semiconductor-based technologies with the company's COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company's custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Role Overview

Astera Labs is seeking a Staff Design Verification Engineer with a talent for breaking code and developing creative verification approaches for complex AI connectivity ASICs. Using your expertise in SystemVerilog, UVM, and problem-solving skills, you'll contribute to the functional verification of cutting-edge designs supporting PCIe Gen 6/7, CXL, UALink, UCI, Ethernet, and DDR4/DDR5 protocols.

You'll be responsible for the full verification lifecycle-from planning to test development to debugging and coverage closure-while collaborating with RTL designers and system validation teams. This is an exciting opportunity to grow your career at a hypergrowth company defining the future of AI infrastructure connectivity.

Key Responsibilities

  • Verification Execution
  • Execute full verification lifecycle using SystemVerilog/UVM methodologies, from test planning through coverage closure
  • Develop test sequences and constrained-random stimulus to exercise design functionality and corner cases
  • Identify and implement coverage measures to ensure comprehensive verification and high-quality tape-out
  • Debug & Collaboration
  • Debug failures collaboratively with RTL designers, driving issues to root cause resolution
  • Deploy hybrid verification techniques combining directed and constrained-random approaches
  • Work with software and system validation teams to develop and execute test plans on emulation platforms
  • Infrastructure & Process
  • Contribute to verification infrastructure improvements and automation using scripting tools
  • Support regression infrastructure and coverage analysis workflows
  • Document test plans, coverage strategies, and verification results

Basic Qualifications

  • Bachelor's degree in Electrical Engineering; Master's preferred
  • 5+ years of experience verifying and validating complex SoCs for Server, Storage, and/or Networking applications
  • Strong proficiency with SystemVerilog/UVM-based verification methodologies
  • Experience developing test plans, test sequences, and coverage closure strategies
  • Knowledge of industry-standard simulators, revision control systems, and regression systems
  • Ability to work independently and collaboratively with cross-functional teams

Preferred Qualifications

  • Master's degree in Electrical Engineering or related field
  • Experience with Verification IPs for protocols such as PCIe, CXL, Ethernet, DDR4/5, or similar
  • Exposure to formal verification methods
  • Working experience with scripting tools (Python/Perl) to automate verification infrastructure
  • Experience with directed test methodologies or cache verification

Base salary range is $160,000 to $195,000 depending on experience, level, and business need. This role may be eligible for discretionary bonus, incentives and benefits.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Design Verification Engineer, Staff Jobs at Astera Labs

What is the work location for this position at Astera Labs?
This job at Astera Labs is located in San Jose, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Astera Labs?
Candidates can expect a pay range of $160,000 and $195,000 per year.
What employment applies to this position at Astera Labs?
Astera Labs lists this role as a Full-time position.
What experience level is required for this role at Astera Labs?
Astera Labs is looking for a candidate with "Senior-level" experience level.
What education level is required for this job?
The education requirement for this position is Engineering (PE). Candidates with relevant qualifications or equivalent experience may also be considered.
What is the process to apply for this position at Astera Labs?
You can apply for this role at Astera Labs either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.