Intel Corp. logo

Lead Analog Serdes Architect/Design Engineer

Intel Corp.Santa Clara, CA

$220,920 - $311,890 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Director
Remote
On-site
Compensation
$220,920-$311,890/year
Benefits
Health Insurance
Paid Vacation
401k Matching/Retirement Savings

Job Description

Job Details:

Job Description:

Intel Integrated Photonics Solutions (IPS) is driving the future of high-speed connectivity for data centers through cutting-edge silicon photonics integration. As part of Intel's Data Center Group, we are transforming Intel from a PC-centric company into a leader powering the cloud and billions of connected devices.

Since pioneering the world's first hybrid silicon laser, IPS has led the industry in scalable, high-volume manufacturing and advanced photonics development. Our mission: deliver next-generation bandwidth growth with smaller form factors, co-packaging, and speeds from 400G today to 1.6T+ tomorrow.

We are seeking a Lead Analog SerDes Architect / Design Engineer to join our team and shape the future of data center connectivity. In this role, you will:

  • Defining circuit architecture and enabling designs meeting power, and performance for next generation optical interconnects based on system specifications.
  • As part of the team developing key integrated circuit components the engineer must be able to work collaboratively leading block level development.
  • Specify, architect and design low voltage and low power Mixed-Signal integrated circuits and work collaboratively with digital designers.
  • Plan design work with constraints on performance, schedule and quality.
  • Provide guidance to junior designers and layout engineers.
  • Guidance to develop test plans for post-silicon characterization.
  • Document all design work with review materials and detailed design descriptions.

.

If you are passionate about pushing the limits and want to influence Intel's differentiation in advanced photonic development, join us and accelerate the future of data center technology,

Qualifications:

Minimum Qualifications

The ideal candidate should have a minimum of MS in Electrical Engineering with 8+ years of experience in high-speed serial links and deep knowledge of analog CMOS/BiCMOS designs in deep sub-micron process technologies.

  • Hands-on circuit design experience of SerDes blocks like Equalizers, PLL, Phase-Interpolators, CDR, etc. for 28Gbps+ data rates.
  • Experience with design of inductors, transmission line, Trans-Impedance Amplifiers (TIA) and modulator drivers.
  • Experience with design of precision analog circuits like ADC/DACs.
  • Experience with designing PAM4/NRZ links.
  • Experience with Mixed signal design flow
  • Experience with full-chip designs, ESDs and verification flows.

Preferred Qualifications

  • Familiarity with Optical communications.
  • Experience with 400G/800G/1.6T optical links.
  • Experience with package/test setup design.

Job Type:

Experienced Hire

Shift:

Shift 1 (United States of America)

Primary Location:

US, California, Santa Clara

Additional Locations:

Business group:

At the Data Center Group (DCG), we're committed to delivering exceptional products and delighting our customers. We offer both broad-market Xeon-based solutions and custom x86-based products, ensuring tailored innovation for diverse needs across general-purpose compute, web services, HPC, and AI-accelerated systems. Our charter encompasses defining business strategy and roadmaps, product management, developing ecosystems and business opportunities, delivering strong financial performance, and reinvigorating x86 leadership. Join us as we transform the data center segment through workload driven leadership products and close collaboration with our partners.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

This role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel.

Annual Salary Range for jobs which could be performed in the US: $220,920.00-311,890.00 USD

The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.

Work Model for this Role

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Lead Analog Serdes Architect/Design Engineer Jobs at Intel Corp.

What is the work location for this position at Intel Corp.?
This job at Intel Corp. is located in Santa Clara, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Intel Corp.?
Candidates can expect a pay range of $220,920 and $311,890 per year.
What employment applies to this position at Intel Corp.?
Intel Corp. lists this role as a Full-time position.
What experience level is required for this role at Intel Corp.?
Intel Corp. is looking for a candidate with "Director" experience level.
What education level is required for this job?
The education requirement for this position is Engineering (PE). Candidates with relevant qualifications or equivalent experience may also be considered.
What benefits are offered by Intel Corp. for this role?
Intel Corp. offers following benefits: Health Insurance, Paid Vacation, and 401k Matching/Retirement Savings for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Intel Corp.?
You can apply for this role at Intel Corp. either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.