E logo

Physical Design - Timing Lead

Efficient ComputerSan Jose, Pennsylvania

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Director
Benefits
Paid Vacation
Parental and Family Leave
401k Matching/Retirement Savings

Job Description

Efficient is developing the world’s most energy-efficient general-purpose computer processor. Efficient’s patented technology uses 100x less energy than state of the art commercially available ultra-low-power processors and is programmable using standard high-level programming languages and AI/ML frameworks. This level of efficiency makes perpetual, pervasive intelligence possible: run AI/ML continuously on a AA battery for 5-10 years. Our platform’s unprecedented level of efficiency enables IoT devices to intelligently capture and curate first-party data to drive the next major computing revolution

Efficient is seeking a Physical Design - Timing Lead  to join our growing team. The Timing Lead will work on timing convergence and methodology hands on for the world’s most energy-efficient, general-purpose processor. This role will be in the newly formed hardware engineering group and will focus on designing in state of the art finfet technologies. The role is cross functional and we are a integrated highly interdisciplinary team of world class engineers.

This is a unique opportunity to get in at the early stages of a hardware engineering organization and have influence on our products as we move from initial stages of product development to market release and scaled volume production. Join our team and help us shape the future of computing at the edge and beyond!

Key Responsibilities

  • Drive and develop Timing flows, methodology for state of the art finfet and multi patterning  based technologies from scratch in Cadence Tempus or Synopsys Primetime.
  • Own and drive timing convergence of IP, Subsystem and SOC blocks.
  • Define timing margining, PVTRC corner definitions, extraction methodology , signoff timing to SYN/PNR correlation.
  • Develop slew rate, glitch noise checks to ensure robust design quality.
  • Develop custom timing checks as pertains to Efficients proprietary Ultra low power architecture.
  • Work closely with RTL team, DFT and IP vendors to define and drive SDC constraints.
  • Have an in-depth understanding of all collaterals for all hard and soft IPs used by the design.
  • Partner with post-si products bring up team to ensure good pre-si to post-si correlation from a timing perspective.
  • Work with 3rd party vendor resources and coordinate their work in the timing domain.
  • Continuously work on improving flow consistency and efficiency in the context of multiple product type swim lanes.

Required Qualifications

  • Master's degree in Electrical Engineering with 5+ years of industry experience or PhD in Electrical Engineering with 3+ years of industry experience
  • Proven track record of delivering IP/SS (or SoC) STA sign-off for multiple tape-outs in 12nm or below process technologies.
  • Experience with EDA flow using Cadence/Synopsys/Mentor tools for STA/simulations (PT/Hspice) with hierarchical design and abstraction techniques
  • Hands-on experience in  timing convergence of high-frequency and low power designs.
  • Expert knowledge of static timing analysis, defining constraints and exceptions, corners/voltage definitions and timing margining.
  • Experience with low power implementation typical in industry and how timing convergence impacts power draw ensuring we are making optimal tradeoffs.
  • Excellent scripting skills in TCL, shell and python.

Desired Qualifications & Experience Requirements 

  • Knowledge of computer architecture
  • Knowledge of physical design and ASIC implementation
  • Experience in full chip sign-off budgeting
  • Knowledge of circuit design, device physics, deep sub-micron technology, and SOI technology and its implications to physical design
  • Proficiency with industry-grade physical design flow and hands-on building CAD flow infrastructure for PD engineers.
  • Definition of design constraints for static timing analysis (synthesis, pre/post‑cts, sign‑off) and corners/voltage definitions.
  • Experience in integrating analog or mixed-signal macro on top-level design.

We offer a competitive salary for this role, generally ranging from $200,000 to $230,000, along with meaningful equity and comprehensive benefits. The final compensation package will be based on your experience and location, with some flexibility to ensure we align with the right candidate.

Why Join Efficient?

Efficient offers acompetitive compensation and benefits package, including401K match, company-paid benefits, equity program, paid parental leave, and flexibility. We are committed to personal and professional development and strive to grow together as people and as a company.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Physical Design - Timing Lead Jobs at Efficient Computer

What is the work location for this position at Efficient Computer?
This job at Efficient Computer is located in San Jose, Pennsylvania, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Efficient Computer?
Candidates can expect pay range between $200,000–$230,000 for this role.
What employment applies to this position at Efficient Computer?
Efficient Computer lists this role as a Full-time position.
What experience level is required for this role at Efficient Computer?
Efficient Computer is looking for a candidate with "Director" experience level.
What education level is required for this job?
The education requirement for this position is Engineering (PE). Candidates with relevant qualifications or equivalent experience may also be considered.
What benefits are offered by Efficient Computer for this role?
Efficient Computer offers following benefits: Paid Vacation, Parental and Family Leave, and 401k Matching/Retirement Savings for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Efficient Computer?
You can apply for this role at Efficient Computer either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.