Astera Labs logo

Principal Digital Design Engineer

Astera LabsSan Jose, CA

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Senior-level

Job Description

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, NVLink, PCIe, and UALink semiconductor-based technologies with the company's COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company's custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Job Description: As a Digital Designer in the DSP SerDes team, you will join a pivotal project to develop advanced high speed SerDes wireline and optical transceivers for AI systems.

Basic Qualifications:

  • Hold a Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field.
  • 5-10 years of experience in digital design for high-speed DSP data path.
  • Be proficient in coding System Verilog for complex design blocks.
  • Have experience with EDA tools for Synthesis, Lint, CDC, and Prime Time.
  • Have experience taking design blocks through the full design cycle, from micro-architecture to tapeout.
  • Have experience with timing fixes, area and power optimizations, and resolving silicon issues.

Required Experience:

  • Serve as the responsible engineer for at least one critical design block, including architecture definition, design specifications, and RTL delivery.
  • Code and deliver high-quality RTL to the PD and DV teams.
  • Collaborate with the DSP Architecture team to define new features and suggest optimizations for power, latency, and performance.
  • Work with the PD team to resolve timing violations, Spyglass warnings/errors, and CDC violations.
  • Partner with the DV team to root-cause and fix design bugs.

Preferred Experience:

  • Experience in digital design for high speed data path in 100G+ PAM4 DSP SerDes
  • Experience in designing PAM4 DSP blocks for FFE, DFE, MLSD, and digital timing recovery.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Principal Digital Design Engineer Jobs at Astera Labs

What is the work location for this position at Astera Labs?
This job at Astera Labs is located in San Jose, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Astera Labs?
Employer has not shared pay details for this role.
What employment applies to this position at Astera Labs?
Astera Labs lists this role as a Full-time position.
What experience level is required for this role at Astera Labs?
Astera Labs is looking for a candidate with "Senior-level" experience level.
What is the process to apply for this position at Astera Labs?
You can apply for this role at Astera Labs either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.