Astera Labs logo

Principal Physical Design Engineer (Sta)

Astera LabsSan Jose, CA

$209,000 - $250,000 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Career level
Senior-level
Remote
On-site
Compensation
$209,000-$250,000/year

Job Description

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, NVLink, PCIe, and UALink semiconductor-based technologies with the company's COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company's custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

As an Astera Labs Principal Physical Design Engineer (STA) you will play a crucial role in driving the planning, coordination, and execution supporting the design of Astera Labs' portfolio of connectivity ASICs used in the world's leading cloud service providers, server and network OEMs. This role requires end-to-end STA ownership across design stages, deep technical expertise, and close collaboration with RTL, physical design, and verification teams to ensure robust full-chip timing convergence. This role is fully on-site and in-person.

Key Responsibilities

  • Drive timing closure from RTL through sign-off, ensuring robust timing across complex SoCs.
  • Develop and validate SDC constraints, including MMMC setup, to enable accurate and efficient STA analysis.
  • Define and manage I/O timing budgets across hierarchical designs.
  • Apply advanced sign-off methodologies at TSMC 7nm and below, including OCV/AOCV and PVT effects.
  • Leverage ETM libraries for hierarchical timing analysis and correlation, balancing runtime and accuracy.
  • Provide actionable timing feedback at both block and full-chip levels, including root cause analysis and ECO guidance.
  • Manage large-scale multi-corner/multi-mode STA runs with automation, partitioning, and efficient resource usage.
  • Generate and validate timing ECOs, partnering with physical design and RTL teams for quick closure.
  • Partner closely with design, implementation, and verification teams to drive timing convergence, providing sign-off level expertise and guidance.

Basic Qualifications

  • Bachelor's in Electrical Engineering or Computer Science required; Master's preferred.
  • ≥10 years of experience in timing analysis and sign-off for complex SoCs in Server, Storage, or Networking applications.
  • Expertise in timing constraints, STA methodology, and timing closure at both block and full-chip level.
  • Strong knowledge of synthesis, place-and-route, extraction, and equivalence checking flows in advanced nodes (7nm or below).
  • Proficiency with Cadence and/or Synopsys physical design/STA toolchains.
  • Strong scripting ability (Tcl, Python, Perl).
  • Ability to work independently with strong prioritization and a professional, customer-focused mindset.

Preferred Experience

  • Familiarity with high-speed SERDES and Ethernet PHY timing challenges.
  • Knowledge of ECO methodologies, DFT tools, and test coverage analysis.
  • Experience working with IP vendors for both RTL and hard-macro integration.
  • SystemVerilog/Verilog familiarity.

The base salary range is USD 209,000.00 USD - USD 250,000.00. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Principal Physical Design Engineer (Sta) Jobs at Astera Labs

What is the work location for this position at Astera Labs?
This job at Astera Labs is located in San Jose, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Astera Labs?
Candidates can expect a pay range of $209,000 and $250,000 per year.
What employment applies to this position at Astera Labs?
Astera Labs lists this role as a Full-time position.
What experience level is required for this role at Astera Labs?
Astera Labs is looking for a candidate with "Senior-level" experience level.
What is the process to apply for this position at Astera Labs?
You can apply for this role at Astera Labs either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.