P logo

Senior Asic Design Verification Engineer

PersimmonsSan Jose, CA

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Senior-level
Benefits
Paid Vacation
Flexible/Unlimited PTO
401k Matching/Retirement Savings

Job Description

Who we are:

Persimmons is building the infrastructure that will power the next decade of AI. Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We’re on a mission to enable smarter devices, more sustainable data centers, and entirely new applications the world hasn’t imagined yet.

Why join us:

We’re growing fast and looking for bold thinkers, builders, and curious problem-solvers who want to push the limits of AI hardware and software. If you're ready to join a world-class team and play a critical role in making a global impact - we want to talk to you.

What you’ll do:

As a Senior ASIC Design Verification Engineer, you will be responsible for verifying critical blocks in the Persimmons inference chiplet that will run the smallest to largest AI models. Your primary duties and responsibilities include:

  • Lead comprehensive verification planning and execution for fabric-level and full-chip designs, ensuring robust validation across all design hierarchies.
  • Collaborate cross-functionally with architecture, firmware, and design teams to develop detailed test plans that validate implementation against specifications and requirements.
  • Design and implement advanced testbenches featuring constrained random stimulus generation, intelligent checkers, comprehensive scoreboards, and targeted assertions to ensure design correctness and coverage.
  • Architect and execute verification strategies encompassing test planning, coverage analysis, automated regression management, and data-driven insights to maximize verification efficiency and quality.
  • Drive verification excellence through established methodologies including structured code reviews, agile sprint planning, and systematic feature deployment processes.
  • Innovate verification approaches by researching and implementing next-generation methodologies, automated flows, and emerging technologies including AI-driven verification tools.

Requirements

What You Bring To The Table:

  • Educational Foundation: Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related technical discipline.
  • Proven Experience: 7-10+ years of hands-on verification experience spanning test plan development, simulation environment creation, test implementation, and complex debugging across diverse IP blocks, SoCs, and system-level designs.
  • Specialized Expertise: Demonstrated proficiency in fabric-level and chip-level verification methodologies and best practices.
  • Technical Mastery: Advanced skills in SystemVerilog/Verilog, UVM methodology, and C/C++ programming, including embedded code development and validation for RISC-based processors.
  • Verification Leadership: Established track record in creating scalable verification flows, implementing coverage-driven verification strategies, and developing assertion-based verification frameworks.
  • Demonstrated fluency with modern AI tools and workflows (e.g., leveraging AI assistants for research, analysis, or productivity).

Benefits

  • Competitive salary and benefits package
  • Flexible PTO
  • 401k

Please note: Our organization does not accept unsolicited candidate submissions from external recruiters or agencies. Any such submissions, regardless of form (including but not limited to email, direct messaging, or social media), shall be deemed voluntary and shall not create any express or implied obligation on the part of the organization to pay any fees, commissions, or other compensation. Direct contact of employees, officers, or board members regarding employment opportunities is strictly prohibited and will not receive a response.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Senior Asic Design Verification Engineer Jobs at Persimmons

What is the work location for this position at Persimmons?
This job at Persimmons is located in San Jose, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Persimmons?
Employer has not shared pay details for this role.
What employment applies to this position at Persimmons?
Persimmons lists this role as a Full-time position.
What experience level is required for this role at Persimmons?
Persimmons is looking for a candidate with "Senior-level" experience level.
What education level is required for this job?
The education requirement for this position is Engineering (PE). Candidates with relevant qualifications or equivalent experience may also be considered.
What benefits are offered by Persimmons for this role?
Persimmons offers following benefits: Paid Vacation, Flexible/Unlimited PTO, and 401k Matching/Retirement Savings for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Persimmons?
You can apply for this role at Persimmons either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.