A logo

Senior Design Automation Engineer

Altera SemiconductorSan Jose, California

$178,900 - $259,000 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Job Description

Job Details:

Job Description:

About the Role:

For decades, Altera has been at the forefront of programmable logic technology. Our commitment to innovation has empowered countless customers to create groundbreaking solutions that have transformed industries.

Join us in our journey to becoming the world’s #1 FPGA company!

Altera is seeking aSenior Design Automation Engineer to join our Design Methodology Automation and Infrastructure Team.

The Design Methodology Automation and Infrastructure Team is responsible for building and maintaining the core automation infrastructure that supports Altera’s FPGA design flows—from RTL to GDSII. In this senior role, you will drive the architecture, development, and optimization of highly automated, reliable, and scalable flow systems that enhance design productivity and accelerate development cycles for next-generation FPGA products. You will influence technical direction, mentor junior engineers, and collaborate closely with cross-functional teams to deliver world-class automation solutions.

Key Responsibilities:

  • Architect next-generation unified FPGA/SoC design methodologies spanning Front-End, handoff to Backend, Design Verification, Design-For-Test (DFT), Design Data Management/Release flows, and FPGA-specific flows such as Design Intent and Configuration Management.

  • Develop and integrate state-of-the-art EDA solutions, including ML/AI-enhanced tools, flows, and methodologies—sourced externally or developed internally—to create sustainable, scalable automation solutions for multiple chip design programs.

  • Collaborate with design automation technical leads, design domain leads, and domain managers to define and drive new design automation architectures from concept through full production deployment across upcoming product programs.

  • Partner with EDA vendors to evaluate, explore, and extend tool capabilities that improve design quality, shorten turn-around time, and enhance design optimization.

  • Architect, develop, deploy, and maintain advanced design automation flows and methodologies for digital and/or analog design at scale.

  • Lead evaluation, integration, and enhancement of EDA tools, driving improvements in design productivity, efficiency, and quality across multiple design teams.

  • Design and implement robust automation frameworks that reduce manual effort, increase reproducibility, and improve overall design throughput.

  • Identify workflow bottlenecks across design, verification, CAD, and methodology teams and lead cross-functional initiatives to streamline FPGA design execution.

  • Provide deep technical expertise in scripting, tool customization, and flow development for advanced semiconductor design needs.

  • Drive continuous innovation in design automation infrastructure through adoption of new methodologies, technologies, and optimizations.

  • Collaborate with internal and external EDA vendors, owning issue resolution, feature requests, and deployment of next-generation capabilities.

  • Mentor and provide technical leadership to junior engineers within the Design Automation organization.

#LI-MD1

Salary Range

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance. 

$178,900 - $259,000

We use artificial intelligence to screen, assess, or select applicants for the position.

Qualifications:

Minimum Qualifications:

Bachelor's or Master's in Computer Science, Electrical Engineering, or equivalent, with a minimum of 10 years of experience in IC Design or Design Automation and experience in the following:

  • Extensive experience with industry-standard EDA tools and hands-on expertise in design methodologies across multiple domains, such as Front-End Logic Design flows, Design Intent and FPGA-specific flows, Design Verification flows, and Design-for-Test (DFT) flows (with Back-End flow knowledge considered a plus).

  • Strong programming skills in Python, Tcl, C-shell, C, C++, or similar languages.

  • Familiarity with ML/AI applications and algorithms and their use in EDA or design methodology optimizations.

  • Proven leadership skills for driving collaborative, cross-functional projects, with strong communication and influencing abilities

Job Type:

Regular

Shift:

Shift 1 (United States of America)

Primary Location:

San Jose, California, United States

Additional Locations:

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall