A logo

Senior Design Verification Engineer

Altera SemiconductorSan Jose, California

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Senior-level
Benefits
Career Development

Job Description

Job Details:

Job Description:

Altera is responsible for High-Speed Protocol IP development, which includes participating in high-level product specifications, logic/RTL design and implementation, RTL verification, IP FPGA validation and debugging.As Lead DV Engineer focusing on IP Verification & Validation, you will be responsible for carrying out design validation for Altera next generation IP's across the Altera FPGA IP product portfolios. The charter of IP verification & validation team is to verify and validate the IP for robust functionality from functional simulation. The verification and validation areas encompass IP's for high-speed transceiver protocols (Preferred – Ethernet/PCIe/CXL).

  • Create comprehensive verification and validation plan based on IP/FPGA architecture specifications and carry out all the IP validation tasks. The plan encompasses functional, system level and hardware verification and validation perspectives.

  • Developing IP/subsystem/system level testbench, create tests, and necessary coverage goals based on specification to verify the implementation. Writing directed and random test cases, debugging failures, filing and closing bugs.

  •  Review verification and validation results against the coverage goals. Writing, analyzing and achieving coverage metrics.

  • Work with cross-functional teams and prepare/support IP functional validation tests for IP bring-up on actual FPGA development kits.

  • Creating and establishing IP subsystem/solution validation coverage strategy and standardized framework, drive system test design implementation and overall IP system validation on HW, maximizing FPGA hardware capability to bring substantial improvement to IP quality & usability for Altera FPGA IP product portfolios.

  • Developing verification and validation tools and flows, as needed.

  • Apply advanced techniques to achieve verification and validation with the highest quality, productivity, and time-to-market.

Salary Range

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.

$142.6k - $206.5k USD

We use artificial intelligence to screen, assess, or select applicants for the position.Applicants must be eligible for any required U.S. export authorizations.

Qualifications:

Minimum Qualifications:

  • BS/MS in Electrical Engineering, Computer Engineering or a closely related field of study and 9+ years of industry experience.

  • 9+ years of experience developing verification collateral in Verilog, System Verilog and UVM.

  • 7+ years with Ethernet/PCIe/CXL protocol verification is required.

  • 7+ years in UVM Fluency is a must.

  • 7+ years of complex coverage driven random constraint UVM environments.

  • 7+ years of experience with High level Specification into test plan and developing tests cases.

  • 7+ years of experience of debugging skills to narrow down and isolate issue between RTL design and testbench or test case is required.

  • Good communication skills.

Job Type:

Regular

Shift:

Shift 1 (United States of America)

Primary Location:

San Jose, California, United States

Additional Locations:

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Senior Design Verification Engineer Jobs at Altera Semiconductor

What is the work location for this position at Altera Semiconductor?
This job at Altera Semiconductor is located in San Jose, California, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Altera Semiconductor?
Employer has not shared pay details for this role.
What employment applies to this position at Altera Semiconductor?
Altera Semiconductor lists this role as a Full-time position.
What experience level is required for this role at Altera Semiconductor?
Altera Semiconductor is looking for a candidate with "Senior-level" experience level.
What education level is required for this job?
The education requirement for this position is Engineering (PE). Candidates with relevant qualifications or equivalent experience may also be considered.
What benefits are offered by Altera Semiconductor for this role?
Altera Semiconductor offers Career Development for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Altera Semiconductor?
You can apply for this role at Altera Semiconductor either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.