Astera Labs logo

Senior Digital Design Engineer (AI Fabric)

Astera LabsSan Jose, CA

$160,000 - $195,000 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Senior-level
Compensation
$160,000-$195,000/year
Benefits
Career Development

Job Description

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, NVLink, PCIe, and UALink semiconductor-based technologies with the company's COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company's custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Overview

Join our team as Senior Digital Design Engineer to contribute to the design and implementation of next-generation digital designs for high-performance connectivity solutions. You'll work on complex blocks from micro-architecture through silicon bring-up, collaborating with verification, PD, and DFT teams to deliver high-performance products in a fast-paced, collaborative environment.

Key Responsibilities

  • Own the RTL implementation of complex digital designs from micro-architecture through sign-off.
  • Collaborate with verification teams to review test plans and debug issues.
  • Support efforts to achieve timing closure and implement Design-for-Test (DFT) features.
  • Scripting and automation for ASIC methodology improvement.
  • Accountable for quality and overall design success with the support of senior engineers.

Required Qualifications

Education & Experience:

  • Bachelor's degree in electrical engineering or equivalent
  • 3-8 years of experience developing SoC/silicon products in Server, Storage, and/or Networking markets

Digital Design Expertise:

  • Expertise in RTL coding with SystemVerilog and synthesis with Synopsys or Cadence.
  • Track record of delivering high quality digital designs from definition to production.
  • Experience with functional and formal verification at block and chip level. 
  • Understanding of clocking, CDC and RDC
  • Experience with CMOS nodes (≤7nm)

Protocols & Integration:

  • Familiarity with high-speed protocols-PCIe, Ethernet, DDR, or similar
  • Experience with IP development and integration

Tools & Methodologies:

  • Proven SystemVerilog and Python expertise in a production environment
  • Familiarity with Synopsys and/or Cadence digital design flows
  • Basic understanding of UVM-based verification methodologies

Professional Attributes:

  • Strong eagerness to learn and grow with the ability to balance multiple priorities in a dynamic environment
  • Good communication and collaboration skills; comfortable working cross-functionally with global teams
  • Self-directed learner who adapts quickly to changing requirements
  • Customer-focused mindset with the ability to prioritize and work independently to deliver high quality designs.

Preferred Qualifications

  • Experience with embedded firmware development or standard embedded processor subsystems (RISC-V, Arm, etc.) is a plus
  • Familiarity with design methodology, CAD automation, or design infrastructure that have improved team productivity or design quality is a plus

Base salary range is $160,000 USD-$195,000 USD, and will be determined based on the candidate's capabilities and employees in similar positions.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Senior Digital Design Engineer (AI Fabric) Jobs at Astera Labs

What is the work location for this position at Astera Labs?
This job at Astera Labs is located in San Jose, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Astera Labs?
Candidates can expect a pay range of $160,000 and $195,000 per year.
What employment applies to this position at Astera Labs?
Astera Labs lists this role as a Full-time position.
What experience level is required for this role at Astera Labs?
Astera Labs is looking for a candidate with "Senior-level" experience level.
What education level is required for this job?
The education requirement for this position is Engineering (PE). Candidates with relevant qualifications or equivalent experience may also be considered.
What benefits are offered by Astera Labs for this role?
Astera Labs offers Career Development for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Astera Labs?
You can apply for this role at Astera Labs either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.