Marvell logo

Senior PIC Design Engineer

MarvellSanta Clara, CA

$113,900 - $168,500 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Career level
Senior-level
Compensation
$113,900-$168,500/year
Benefits
Parental and Family Leave
401k Matching/Retirement Savings

Job Description

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data center bottlenecks are no longer limited to compute performance, but rather the system's interconnect bandwidth, memory bandwidth, and memory capacity. Celestial AI's Photonic Fabric is the next-generation interconnect technology that delivers a tenfold increase in performance and energy efficiency compared to competing solutions.

What You Can Expect

In this role, you will be a key part of the team responsible for the design and layout of very large-scale Silicon Photonic ICs (PICs) that interface directly with co-designed ASICs from advanced technology nodes at TSMC.

ESSENTIAL DUTIES AND RESPONSIBILITIES

  • Contribute to the design and layout of very large-scale Silicon Photonic ICs (PICs) that interface directly with co-designed ASICs.
  • Contribute to PIC delivery, all the way from floor-planning and top-level block placement to micro-architecture, optical & electrical routing, and back-end DRC and LVS verification.
  • Work in conjunction with broader analog, digital and packaging teams to drive PIC physical design in accordance with product requirements related to opto-electronic performance, signal integrity (SI) & power integrity (PI).
  • Work closely with the rest of the Photonics team to optimize layout flows and add to existing software base for automated design and verification.

What We're Looking For

  • Bachelor's degree in Computer Science, Electrical Engineering or related fields and at least 1-3 years of related professional experience OR Master's degree / PhD in Computer Science, Electrical Engineering or related fields with no professional experience.
  • PhD in engineering or physics with concentration/experience in integrated photonics preferred.
  • Good grasp of fundamental photonics concepts and engineering design principles
  • Experience with Silicon Photonics Process Design Kits and related best practices in the layout of photonic devices, sub-systems and full PICs.
  • Experience with physical design packages (Cadence, Siemens Mentor, Klayout or similar), including layout automation within these tools using SKILL, Python or similar.
  • Experience with layout verification tools for DRC, ERC and LVS (Calibre, Pegasus or similar).
  • Familiarity with SI and PI-aware electrical routing for analog and digital blocks is a strong plus.
  • Self-starter
  • Creativity in problem-solving with strong attention to detail
  • Thrives in a highly collaborative and dynamic work environment
  • Excellent oral and written communication skills

Expected Base Pay Range (USD)

113,900 - 168,500, $ per annum

The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

Marvell is committed to providing exceptional, comprehensive benefits that support our employees at every stage - from internship to retirement and through life's most important moments. Our offerings are built around four key pillars: financial well-being, family support, mental and physical health, and recognition. Highlights include an employee stock purchase plan with a 2-year look back, family support programs to help balance work and home life, robust mental health resources to prioritize emotional well-being, and a recognition and service awards to celebrate contributions and milestones. We look forward to sharing more with you during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-NF1

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Senior PIC Design Engineer Jobs at Marvell

What is the work location for this position at Marvell?
This job at Marvell is located in Santa Clara, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Marvell?
Candidates can expect a pay range of $113,900 and $168,500 per year.
What employment applies to this position at Marvell?
Marvell lists this role as a Full-time position.
What experience level is required for this role at Marvell?
Marvell is looking for a candidate with "Senior-level" experience level.
What is the process to apply for this position at Marvell?
You can apply for this role at Marvell either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.