Tenstorrent logo

Sr. Staff Engineer, Soc RTL Design - Fabric

TenstorrentBoston, MA

$100,000 - $500,000 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Career level
Senior-level
Remote
Hybrid remote
Compensation
$100,000-$500,000/year
Benefits
Paid Vacation

Job Description

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.

We are looking for a Sr. Staff SoC RTL Design Engineer specializing in Fabric to lead the architecture, implementation, and optimization of high-performance on-chip interconnects and fabrics for next-gen AI and compute workloads. This role is ideal for senior engineers with deep expertise in NoC and fabric microarchitectures who thrive at the intersection of RTL design, performance tuning, and scalable SoC integration.

This role is hybrid, based out of Toronto, Boston, Ottawa or Santa Clara.

We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.

Who You Are

  • A senior digital design leader with deep expertise in on-chip fabric and NoC microarchitectures for high-performance SoCs.
  • Proficient in RTL development (SystemVerilog/Verilog) for complex interconnects, with hands-on experience across full ASIC flows.
  • Expert in PPA optimization for low-latency, high-bandwidth fabrics supporting AI workloads and multi-die integration.
  • A collaborative technical driver skilled in spec definition, peer reviews, and cross-functional team planning.
  • Experienced in prior on-chip fabric and NoC designs, including protocol compliance (e.g., AXI, CHI) and coherency mechanisms.

What We Need

  • Lead architecture and RTL implementation of custom fabric IP, NoC routers, switches, and SoC interconnect components.
  • Drive performance-aware design decisions for compute-heavy interconnects, ensuring scalability and efficiency.
  • Contribute to validation flows using emulation, FPGA prototyping, or UVM to verify fabric functionality.
  • Support synthesis, timing closure, power optimization, and clean handoffs to backend teams.
  • Mentor junior engineers on fabric best practices, automation, and integration with CPU/memory subsystems.

What You Will Learn

  • How cutting-edge AI chips are built, from fabric spec to silicon tapeout.
  • What it takes to collaborate with teams on novel processor, accelerator, and memory architectures.
  • How to blend custom fabric logic with standard SoC elements for optimal power and scale.
  • How cross-functional workflows integrate across design, DV, physical, and firmware teams.
  • Advanced techniques in on-chip fabric and NoC design for next-generation scalable AI platforms.

Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.

Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.

This offer of employment is contingent upon the applicant being eligible to access U.S. export-controlled technology. Due to U.S. export laws, including those codified in the U.S. Export Administration Regulations (EAR), the Company is required to ensure compliance with these laws when transferring technology to nationals of certain countries (such as EAR Country Groups D:1, E1, and E2). These requirements apply to persons located in the U.S. and all countries outside the U.S. As the position offered will have direct and/or indirect access to information, systems, or technologies subject to these laws, the offer may be contingent upon your citizenship/permanent residency status or ability to obtain prior license approval from the U.S. Commerce Department or applicable federal agency. If employment is not possible due to U.S. export laws, any offer of employment will be rescinded.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Sr. Staff Engineer, Soc RTL Design - Fabric Jobs at Tenstorrent

What is the work location for this position at Tenstorrent?
This job at Tenstorrent is located in Boston, MA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Tenstorrent?
Candidates can expect a pay range of $100,000 and $500,000 per year.
What employment applies to this position at Tenstorrent?
Tenstorrent lists this role as a Full-time position.
What experience level is required for this role at Tenstorrent?
Tenstorrent is looking for a candidate with "Senior-level" experience level.
What benefits are offered by Tenstorrent for this role?
Tenstorrent offers Paid Vacation for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Tenstorrent?
You can apply for this role at Tenstorrent either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.