Cadence logo

Sr Principal Design Engineer- Memory IP

CadenceSan Jose, CA

$154,000 - $286,000 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Senior-level
Compensation
$154,000-$286,000/year
Benefits
Health Insurance
Dental Insurance
Vision Insurance

Job Description

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Specific duties include:

  • Be responsible for high-performance memory IP architecture design, owning the IC micro-architecture, timing budget, power analysis platform development.
  • Proficiency in logic design, simulation, synthesis, STA and testing
  • Proficiency in Verilog/SystemVerilog and its simulation environment
  • Good knowledge of IC design for high-speed and low power
  • At least five years' experience driving complex IC development projects, excellent communication skills and the uncanny ability to both lead and contribute in a cooperative team environment.

Position Requirements:

  • Essential Qualifications: Must have BS degree with 8+ years of applicable experience, MS degree with 6+ years of applicable experience in electrical engineering, microelectronics, comparable engineering science or solid state physics.
  • Essential that the individual demonstrates strong communication, verbal and written.
  • Experience on the memory IP is desired
  • Requires good communication skills in English.

The annual salary range for California is $154,000 to $286,000. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

We're doing work that matters. Help us solve what others can't.

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Sr Principal Design Engineer- Memory IP Jobs at Cadence

What is the work location for this position at Cadence?
This job at Cadence is located in San Jose, CA, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Cadence?
Candidates can expect a pay range of $154,000 and $286,000 per year.
What employment applies to this position at Cadence?
Cadence lists this role as a Full-time position.
What experience level is required for this role at Cadence?
Cadence is looking for a candidate with "Senior-level" experience level.
What is the process to apply for this position at Cadence?
You can apply for this role at Cadence either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.