Marvell logo

Staff DFT Engineer

MarvellBurlington, VT

$115,200 - $170,390 / year

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.1

Reclaim your time by letting our AI handle the grunt work of job searching.

We continuously scan millions of openings to find your top matches.

pay-wall

Overview

Schedule
Full-time
Education
Engineering (PE)
Career level
Senior-level
Compensation
$115,200-$170,390/year
Benefits
Parental and Family Leave
401k Matching/Retirement Savings

Job Description

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

The Custom Silicon team in Marvell designs and develops complex, high-speed, high-performance custom chips for external customers in market segments ranging from artificial intelligence and machine learning to wired and wireless infrastructure. The Design-for-Test (DFT) team is a global team that impacts chip design from inception all the way to manufacturing production. Rigorous DFT methods ensure that a part can be tested with an extremely high degree of defect coverage in a time-constrained manufacturing environment, directly impacting product quality and customer satisfaction.

The ideal candidate will possess both digital logic design and verification skills along with software development and programming skills. Such a candidate will enjoy an opportunity that spans disciplines and involves them in all aspects of semiconductor chip design.

What You Can Expect

  • Develop understanding of both the block level and chip top design-for-test (DFT) and automated test pattern generation (ATPG) flows for complex custom silicon designs
  • Execute DFT insertion and verification flows for scan test, Memory Built-in Self-Test (MBIST), and IP macro test
  • Execute digital logic, MBIST, and IP test pattern generation and simulation flows
  • Analyze results and look for ways to improve test coverage
  • Collaborate with the global DFT team on design flow improvements
  • Support manufacturing test hardware bring-up and pattern debug

What We're Looking For

  • Bachelor of Science degree in Computer or Electrical Engineering with at least 3-5 years of related professional experience, or Master of Science degree in Computer or Electrical Engineering with at least 2-3 years of related professional experience, or PhD in Computer or Electrical Engineering
  • Digital logic design skills with Verilog
  • Hands-on experience with scan-based logic test, memory BIST/BISR, functional test, JTAG, and other test methodologies
  • Experience with EDA DFT tools (Siemens EDA Tessent, Cadence Modus, or Synopsys TestMAX)
  • Demonstrable programming skills with TCL, Python, Perl, or csh/bash in Unix type environment, with good problem-solving skills
  • Good understanding of Linux/Unix, with experience working on distributed systems
  • Effective teamwork and communication skills

Expected Base Pay Range (USD)

115,200 - 170,390, $ per annum

The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

Marvell is committed to providing exceptional, comprehensive benefits that support our employees at every stage - from internship to retirement and through life's most important moments. Our offerings are built around four key pillars: financial well-being, family support, mental and physical health, and recognition. Highlights include an employee stock purchase plan with a 2-year look back, family support programs to help balance work and home life, robust mental health resources to prioritize emotional well-being, and a recognition and service awards to celebrate contributions and milestones. We look forward to sharing more with you during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-AO1

Automate your job search with Sonara.

Submit 10x as many applications with less effort than one manual application.

pay-wall

FAQs About Staff DFT Engineer Jobs at Marvell

What is the work location for this position at Marvell?
This job at Marvell is located in Burlington, VT, according to the details provided by the employer. Some roles may also include multiple work locations depending on the requirement.
What pay range can candidates expect for this role at Marvell?
Candidates can expect a pay range of $115,200 and $170,390 per year.
What employment applies to this position at Marvell?
Marvell lists this role as a Full-time position.
What experience level is required for this role at Marvell?
Marvell is looking for a candidate with "Senior-level" experience level.
What education level is required for this job?
The education requirement for this position is Engineering (PE). Candidates with relevant qualifications or equivalent experience may also be considered.
What benefits are offered by Marvell for this role?
Marvell offers following benefits: Parental and Family Leave and 401k Matching/Retirement Savings for this position. Actual benefits may vary depending on the employer's policies and employment terms.
What is the process to apply for this position at Marvell?
You can apply for this role at Marvell either through Sonara's automated application system, which helps you submit applications 10X faster with minimal effort, or by applying manually using the direct link on the job page.